(3.16.66.206)
Users online: 11943     
Ijournet
Email id
 

Indian Journal of Public Health Research & Development
Year : 2018, Volume : 9, Issue : 3
First page : ( 516) Last page : ( 519)
Print ISSN : 0976-0245. Online ISSN : 0976-5506.
Article DOI : 10.5958/0976-5506.2018.00341.8

Reduced tree Structure Based Multiplier Design

Praveen J. S.1, Amutha A.2

1Research & Development Division, AMET University, Chennai. Tamilnadu, India

2Assitant Professor, Department of Information Technology, AMET University, Chennai. Tamilnadu, India

Online published on 14 May, 2018.

Abstract

Expansion of standard mobile and wireless network communication applications have significant demands on signal processing. Traditional signal processing approaches are filtering, convolution, correlation, and transformation of signals. Among these methods, filters are widely used in wireless mobile and network applications to filter the services of incoming/outgoing users. The primary function of a filter is to selectively allow the desired signals to pass through and suppress undesired signals based on frequencies. In this work, the design of MAC unit by using the modified compound Wallace tree multiplier is presented. This new adder design is performed efficiently regarding the VLSI design environment compare than the traditional multiplier unit. Verilog HDL language is used to implement the proposed design.

Top

Keywords

Mobile Networks, Signal Processing, Digital filters, Multiplier and Adder, Hardware Description Language, Very Large Scale Integration.

Top

 
║ Site map ║ Privacy Policy ║ Copyright ║ Terms & Conditions ║ Page Rank Tool
746,044,551 visitor(s) since 30th May, 2005.
All rights reserved. Site designed and maintained by DIVA ENTERPRISES PVT. LTD..
Note: Please use Internet Explorer (6.0 or above). Some functionalities may not work in other browsers.