(3.142.40.43)
Users online: 2687     
Ijournet
Email id
 

Indian Journal of Public Health Research & Development
Year : 2018, Volume : 9, Issue : 3
First page : ( 765) Last page : ( 768)
Print ISSN : 0976-0245. Online ISSN : 0976-5506.
Article DOI : 10.5958/0976-5506.2018.00380.7

Design of Pipelined Radix-2, 4 and 8 Based Multipath Delay Commutator (MDC) FFt

Ismail M. Mohamed1, Subbiah Murugan2, Chelliah Srinivasan3

1Professor, Dept. of ECE, Deputy Dean-Academic Affairs, B.S. Abdur Rahman Crescent IST, Chennai

2Managing Director, 3 Research & Development Division, Vee Eee Technologies Solution Pvt. Ltd., Chennai. Tamilnadu, India

Online published on 14 May, 2018.

Abstract

FFT processor of pipelined FFT consists of a sub-class of architectures that are determinedly efficient in hardware. The pipeline FFT is a special class of FFT algorithms which can calculate the FFT in a serial manner; it attains real-time behavior with non-stop processing when the data is continually fed through the processor. This algorithm needs less computation due to its recursive operator named butterfly. In this paper, the pipelined structure of Radix-2, 4 and 8 based Multipath Delay Commutator (MDC) FFT has been proposed for enhancing the throughput and speed. The pipelined architecture of multi path delay commutator (MDC) FFT is utilized for different length of OFDM system by putting the data stream of Ns at the input.

Top

Keywords

Fast Fourier Transform (FFT), Multipath Delay Commutator (MDC), Orthogonal Frequency Division Multiplexing (OFDM).

Top

 
║ Site map ║ Privacy Policy ║ Copyright ║ Terms & Conditions ║ Page Rank Tool
746,150,147 visitor(s) since 30th May, 2005.
All rights reserved. Site designed and maintained by DIVA ENTERPRISES PVT. LTD..
Note: Please use Internet Explorer (6.0 or above). Some functionalities may not work in other browsers.